2006. Nr. 6(70) #### ELEKTRONIKA IR ELEKTROTECHNIKA T 171 MIKROELEKTRONIKA ## Nanotechnology Problems using VMOS, UMOS ### T. Keršys, D. Andriukaitis, R. Anilionis Department of Electronics Engineering, Kaunas University of Technology, Studentu str. 50, LT-51368 Kaunas, Lithuania, phone: +370 37 300503; e-mail: romualdas.anilionis@ktu.lt; tomas.kersys@stud.ktu.lt; dariusandr@one.lt #### Introduction VMOS, UMOS ("V"-groove – metal – oxide – silicon) transistors drain and gate are formed in the groove of "V" or "U" form. Expanding channel area, therefore VMOS and UMOS structures may be used in the power chips. Using VMOS, UMOS means saving 40% more of free space than using NMOS technology. Nanostructures dimensions are very small, so it is important to keep pn splice at a right depth, during the all semiconductor manufacturing technological process. For analyzing of influence of each technological operation on structure formation, mathematical simulation program SUPREM IV is used. VMOS and UMOS technological operation was simulated in micro and nano level. ### VMOS, UMOS structure MOS transistor structure is two dimensional-planar. VMOS and UMOS transistor structure is three-dimensional. Drain and gate are formed in the groove of "V" and "U" shape. Source area is just in the surface of the substrate (Fig. 1). Fig. 1. Structure of VMOS transistor: 1 - channel; 2 - electron drift region Drain is using n<sup>+</sup> layer like earthen bus, therefore decreasing used space on the silicon substrate. Channel in the VMOS transistor is placed through all perimeter of "V"-groove. Such transistor has high source current. Etching process proceeds until the groove of pyramid form crosses doped $n^+$ , diffusion n type and epitaxial p type layers. The top of the pyramid must reach $n^+$ layer. The layer of p type is 1 $\mu$ m thick. This layer realizes VMOS and UMOS transistor channel [1]. # Mathematical simulation of VMOS, UMOS technological processes program SUPREM IV **VMOS** technological process simulation was performed. VMOS manufacturing begins from n<sup>+</sup> plate (phosphorus concentration 1.0·10<sup>17</sup> at./cm<sup>3</sup>) boron doping. Boron doping is carried out at 1000 °C temperature, 20 min at at./cm<sup>3</sup> gas concentration. Epitaxial n conductance and 3 µm thickness layer (phosphorus concentration 1.0·10<sup>14</sup> at./cm³) is formed after boron doping operation. Thin SiO<sub>2</sub> layer is formed at 1000 °C temperature, 10 min and in the dry O2. 0.2 µm thickness Si<sub>3</sub>N<sub>4</sub> layer is deposited on the thin SiO<sub>2</sub> layer. Then photolithography is performed and windows are opened for ion implantation. Boron implantation dose is 1.0·10<sup>12</sup> C/cm<sup>2</sup>, energy - 90 keV. Two boron doped layers are obtained: upper - using ion implantation, lower - using diffusion method. All these conditions of technological processes determinate boron impurities distribution (Fig. 2). After boron doping operation, LOCOS oxide layer is formed using local oxidation in the wet $O_2$ , $1000\,^{\circ}\text{C}$ temperature and $100\,^{\circ}$ min. Windows for $n^+$ regions are created using photolithography. Resulting regions will be the source of the transistor. Using arsenic ion implantation sources are formed. Arsenic implantation dose is $1.0\cdot 10^{14}\,^{\circ}$ C/cm², energy - 150 keV. Then, on the source regions LOCOS oxide layer is formed. Oxidation is preceding in wet $O_2$ , at $1000\,^{\circ}$ C temperature $100\,^{\circ}$ min. After oxidation "V"-grooves are etched, growing $0.1\,^{\circ}$ µm thickness $SiO_2\,^{\circ}$ layer, etching contacting windows and forming $0.1~\mu m$ thickness aluminum film. Fig. 2. Mathematical simulation results: chemical boron concentration before LOCOS oxide forming Impurities distribution and pn splices regions localization demonstrate that the impurities mostly distribute after LOCOS oxide forming technological process (Fig. 3) [3]. The comparison of 2 and 3 figures shows, that then performing high temperature oxidation process, boron impurities diffuse from high-doped regions to adjacent layers. Fig. 3. Mathematical simulation results: chemical boron concentration after LOCOS oxide forming In this instance, pn splices variation after oxidation reaction is very small, because VMOS semiconductor dimensions are big enough. Impurities re-distribution after high-temperature process producing nano-semiconductors is very important, because due to thermal diffusion, atoms penetrations depth orthogonal and standard deviations emerge. In order to prevent thermal impurities diffusion effect new methods are searched. One of solutions is to reduce number of high-temperature technological processes in semiconductors manufacturing process. Phosphorus and arsenic impurities distribution producing VMOS transistor is given at Fig. 4 and 5. VMOS structure layers situation is given in Fig. 6. Channel length $L\approx 1$ µm, electron drift region $l\approx 0.8$ µm. Comparing UMOS and VMOS structures from technological viewpoint, it is easier to make "U" form groove than "V" form groove. VMOS and UMOS technology take seven photolithographic operations whereas NMOS typical technology takes six photolithographic operations **Fig. 4.** Mathematical simulation results: chemical phosphorus concentration after LOCOS oxide forming Fig. 5. Mathematical simulation results: chemical arsenic concentration ### VMOS, UMOS structures in nanotechnology Manufacturing of nanostructures is starting with n<sup>+</sup> conduction Si plate (phosphorus ion concentration 1.0·10<sup>17</sup> at./cm<sup>3</sup>) boron doping as in the usual VMOS, UMOS industrial technology. The boron doping is processing at the 700 °C degrees temperature, 1 min at 1.0·10<sup>17</sup> at./cm<sup>3</sup> gas concentration. Thus p conduction areas are formed. Temperature and required time depends on proper doping degree and depth. Dimensions of manufactured nano-structures are very small. Consequently, tight control of the depth of the impurities penetration and their separation must be exercised using high temperature technological processes. In this way, temperature and time of boron doping operation are signally lesser than in the usual VMOS, UMOS manufacturing technological process. **Fig. 6.** Mathematical simulation results: VMOS structure layers situation After boron doping operation epitaxial n conduction 80 nm thickness layer is being formed (phosphorus ion concentration $1.0 \cdot 10^{14}$ at./cm³). Above it thin SiO<sub>2</sub> layer at 950 °C temperature, 2 min and in the dry O<sub>2</sub> is formed. Onto the SiO<sub>2</sub> layer Si<sub>3</sub>N<sub>4</sub> layer is deposited thickness of which is 20 nm. Then photolithography is performed and windows opened for boron impurities doping. Usually in this stage the ion implantation is used. If the depth of boron doping is very small, the operation is complicated. After making mathematical simulation of Si surface boron doping process, it is true to say, that lesser doping depth available when using thermal impurities diffusion. For getting deeper doping depths it is advisable to use ion implantation technology. Ion and semiconductor atoms influence probability increase at ion implantation. Semiconductor crystal structure is braking due to this influence. Braked areas – clusters – are formed dimension of which are 5 – 10 nm. Clusters make interconnections when doping dose is high. Therefore, large amorphous areas form. Clusters recrystallize by plate annealing at 600-800 °C degree temperature [4, 5]. For forming nano- VMOS, UMOS structures 10nm boron doping impurities depth is necessary. It is done by using the boron impurities diffusion at the 900 °C degrees temperature, 1 min at 1.0·10<sup>22</sup> at./cm³ gas concentration. The advantages of diffusion – it comes easy to adjust and control such parameters like pn splice depth, surface impurities concentration and impurities distribution [4]. After boron doping operation using local oxidation at 800 °C degree temperature, 10 min and in the dry O<sub>2</sub>, LOCOS oxide layer is formed. By means of the photolithography windows are opened for n<sup>+</sup> area forming which will be source's areas. For making source's n<sup>+</sup> areas arsenic impurities are used which are inserted using diffusion at the 800 °C degrees temperature, 10 min at $1.0 \cdot 10^{22}$ at./cm<sup>3</sup> gas concentration. One more oxidation reaction after arsenic doping is not performed, contrarily to micro-VMOS and UMOS structures formation. Total impurities re-distribution occurs and formed pn splices disappear. This oxidation reaction is used for LOCOS oxide layer rising. Mathematical simulation using program SUPREM IV results of nano-VMOS and UMOS manufacturing technological operations is illustrated in Fig. 7–10. Channel length L $\approx$ 15 nm, electron drift region l $\approx$ 50 nm. Fig. 7. Mathematical simulation results: chemical boron concentration Fig. 8. Mathematical simulation results: chemical phosphorus concentration ### Conclusions - 1. To use ion implantation forming nano-structures is getting complicated due to small doping depth. - 2. After making mathematical simulation with program SUPREM IV of Si area boron doping process, it was noticed, that for getting lesser doping depths it is advisable to use thermal impurities diffusion neither ion implantations technology. Fig. 9. Mathematical simulation results: chemical arsenic concentration **Fig. 10.** Mathematical simulation results: VMOS structure layers situation - 3. Impurities re-distribution after high-temperature process is important when producing nanosemiconductors, because due to thermal diffusion atoms penetrations depth orthogonal and standard deviations arise - 4. To prevent thermal impurities diffusion effect new methods are searched. As one of solutions high-temperature technological processes number reduction at semiconductors manufacturing process. #### References - Bart Van Zeghbroeck. Principles of Semiconductor Devices. Internet. http://ece-www.colorado.edu/~bart/book/book/ chapter7/ch7-8.htm [02/05/2006] - Mathematical simulation program SUPREM IV. Official Website of Stanford University. Internet. http://www-tcad.stanford.edu [01/20/2006] - Eidukas D., Anilionis R., Kersys T. Simulation of LOCOS Technology // Proceedings of the 18-th International Conference on Production Research (ICPR-18). – Fisciano [SA], Italy, Salerno: University of Salerno. – 2005. – P. 163. - Stephen A. Campbell. The Sciences and Engineering of Microelectronic Fabrication. New York: Oxford University Press. – 2001. – P. 39 – 65, 98 – 124. - Eidukas D., Anilionis R., Keršys T. LOCOS proceso taikymas MOS technologijose // Elektronika ir elektrotechnika. – 2005. – Nr. 5(61). – P. 38–41. Submitted 2006 03 02 # T. Keršys, D. Andriukaitis, R. Anilionis. Nanotechnology Problems using VMOS, UMOS // Electronics and Electrical Engineering. – Kaunas: Technologija, 2006. – No. 6(70). – P. 79 –82. VMOS, UMOS transistors drain and gate are formed in the groove of "V" or "U" form. Channel area is expanded, therefore VMOS and UMOS structures may be used in power chips. Using VMOS, UMOS 40% more free space is saved than using NMOS technology. Nanostructures dimensions are very small, so it is important to keep pn splice at a right depth, during all semiconductor manufacturing technological process. Analyzing influence of each technological operation on structure formation mathematical simulation with program SUPREM IV is used. VMOS and UMOS technological operation was simulated in micro and nano levels. Ill. 10, bibl. 5 (in English; summaries in English, Russian and Lithuanian). # Т. Кяршис, Д. Андрюкайтис, Р. Анилёнис. Проблемы в нанотехнологии используя VMOS, UMOS // Электроника и електротехника. – Каунас: Технология, 2006. – №. 6(70). – С. 79 –82. Исток и сток VMOS, UMOS транзисторов сформированы в ячейке "V" или "U" формы. Используя VMOS, UMOS можно сэкономить на 40% больше площади чем используя NMOS технологию. Габариты наноструктур очень малы, поэтому рп области очень важно удержать в нужной глубине во время всего технологического процесса производства интегрального элемента. Для анализа влияния каждой технологической операции на изменения сформированных структур использована программа математического моделирования SUPREM IV. VMOS и UMOS технологические процессы моделированы на микро и нано- уровнях. Ил. 10, библ. 5 (на английском языке; рефераты на английском, русском и литовском яз.). # T. Keršys, D. Andriukaitis, R. Anilionis. Nanotechnologijų problemos formuojant VMOS, UMOS // Elektronika ir elektrotechnika. – Kaunas: Technologija, 2006. – Nr. 6(70). – P. 79 –82. VMOS, UMOS tranzistoriaus ištaka ir užtūra formuojama "V" arba "U" formos duobutėje, gaunamas didelis kanalo plotas, todėl VMOS ir UMOS struktūras galima naudoti galingose mikroschemose. Naudojant VMOS, UMOS, sutaupoma maždaug 40% daugiau ploto negu naudojant NMOS technologiją. Nanostruktūrinių darinių matmenys yra labai maži, todėl svarbu skirtingo laidumo pn sritis išlaikyti reikiamą gylį viso integrinio grandyno gamybos proceso metu. Analizuojant kiekvienos technologinės operacijos įtaką formuojamos struktūros pokyčiams, panaudota matematinio modeliavimo programa SUPREM IV. VMOS ir UMOS gamybos technologiniai procesai modeliuojami mikro- ir nanolygmenyse, Il. 10, bibl. 5. (anglų kalba, santraukos anglų, rusų ir lietuvių k.).