TY - JOUR AU - Keršys, T. AU - Andriukaitis, D. AU - Anilionis, R. PY - 2006/07/22 Y2 - 2024/03/28 TI - Nanotechnology Problems using VMOS, UMOS JF - Elektronika ir Elektrotechnika JA - ELEKTRON ELEKTROTECH VL - 70 IS - 6 SE - DO - UR - https://eejournal.ktu.lt/index.php/elt/article/view/10697 SP - 79-82 AB - <p>VMOS, UMOS transistors drain and gate are formed in the groove of “V” or “U” form. Channel area is expanded, therefore VMOS and UMOS structures may be used in power chips. Using VMOS, UMOS 40% more free space is saved than using NMOS technology. Nanostructures dimensions are very small, so it is important to keep pn splice at a right depth, during all semiconductor manufacturing technological process. Analyzing influence of each technological operation on structure formation mathematical simulation with program SUPREM IV is used. VMOS and UMOS technological operation was simulated in micro and nano levels. Ill. 10, bibl. 5 (in English; summaries in English, Russian and Lithuanian).</p> ER -